Vertical Double-gate SiC/Si/SiC Quantum-well 1T DRAM and Its High-temperature Performances

Soomin Kim, Seongjae Cho

Research output: Contribution to journalArticlepeer-review

Abstract

In this work, a vertical double-gate 1T DRAM utilizing 3C-SiC/Si/3C-SiC quantum well is proposed to solve the inherent short retention time problem of conventional 1T DRAM. Superior properties of 3C-SiC, such as high thermal conductivity, high critical breakdown field, and large energy bandgap not only improve the retention properties by effectively limiting the mobile charges within the QW, but also contribute to the scalability of DRAM technology in the power electronics and automotive applications. The double-gate structure improves program and erase operation efficiencies, and vertical structure makes a way for high integration density. Emphasizing the performances of the device at high temperature, significant reliability and stability are demonstrated in high temperature environment, which is particularly advantageous for memory devices as well as power devices in the automotive systems. This work shows that 3C-SiC/Si/3C-SiC QW 1T DRAM is a promising candidate for advanced memory technologies achieving wide sensing margin and long data retention even under high-temperature condition.

Original languageEnglish
Pages (from-to)483-490
Number of pages8
JournalJournal of Semiconductor Technology and Science
Volume24
Issue number5
DOIs
StatePublished - Oct 2024

Bibliographical note

Publisher Copyright:
© 2024, Institute of Electronics Engineers of Korea. All rights reserved.

Keywords

  • 1T DRAM
  • 3C-SiC
  • data retention
  • high temperature
  • quantum well
  • sensing margin

Fingerprint

Dive into the research topics of 'Vertical Double-gate SiC/Si/SiC Quantum-well 1T DRAM and Its High-temperature Performances'. Together they form a unique fingerprint.

Cite this