Abstract
Recently, gate-induced drain leakage (GIDL) has become a crucial factor of current characteristics as junction doping concentration becomes more abruptly graded owing to device scaling. It should be effectively suppressed for the low-standby-power operation of ultra small metal-oxide-semiconductor field effect transistor (MOSFET) devices. In this work, the appropriate underlap length range for the effective minimization of GIDL in 20-nm-level four-terminal (4-T) fin-shaped FET (FinFET) on silicon-on-insulator (SOI) is established. In order to identify the effect of underlap length on GIDL more precisely, the source and drain (S/D) junction doping profile and the majority/minority carrier lifetimes have been extracted by the measurement of a p-n junction test element group (TEG). The TEG was fabricated under the same process conditions that were used in forming the S/D junctions of 100-nm-level 4-T SOI FinFET in our previous research. The GIDL component in the off-state current is investigated with underlap length variation along with the inspection of basic current characteristics. For low-standby-power operation, an underlap junction is more desirable than an overlap junction, and the underlap length should be at least 10nm to suppress GIDL effectively.
| Original language | English |
|---|---|
| Article number | 024203 |
| Journal | Japanese Journal of Applied Physics |
| Volume | 49 |
| Issue number | 2 Part 1 |
| DOIs | |
| State | Published - Feb 2010 |
Fingerprint
Dive into the research topics of 'Minimization of gate-induced drain leakage by controlling gate underlap length for low-standby-power operation of 20-nm-level four-terminal silicon-on-insulator fin-shaped field effect transistor'. Together they form a unique fingerprint.Cite this
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver