TY - JOUR
T1 - Minimization of gate-induced drain leakage by controlling gate underlap length for low-standby-power operation of 20-nm-level four-terminal silicon-on-insulator fin-shaped field effect transistor
AU - Cho, Seongjae
AU - O'uchi, Shinichi
AU - Endo, Kazuhiko
AU - Matsukawa, Takashi
AU - Sakamoto, Kunihiro
AU - Liu, Yongxun
AU - Park, Byung Gook
AU - Masahara, Meishoku
PY - 2010/2
Y1 - 2010/2
N2 - Recently, gate-induced drain leakage (GIDL) has become a crucial factor of current characteristics as junction doping concentration becomes more abruptly graded owing to device scaling. It should be effectively suppressed for the low-standby-power operation of ultra small metal-oxide-semiconductor field effect transistor (MOSFET) devices. In this work, the appropriate underlap length range for the effective minimization of GIDL in 20-nm-level four-terminal (4-T) fin-shaped FET (FinFET) on silicon-on-insulator (SOI) is established. In order to identify the effect of underlap length on GIDL more precisely, the source and drain (S/D) junction doping profile and the majority/minority carrier lifetimes have been extracted by the measurement of a p-n junction test element group (TEG). The TEG was fabricated under the same process conditions that were used in forming the S/D junctions of 100-nm-level 4-T SOI FinFET in our previous research. The GIDL component in the off-state current is investigated with underlap length variation along with the inspection of basic current characteristics. For low-standby-power operation, an underlap junction is more desirable than an overlap junction, and the underlap length should be at least 10nm to suppress GIDL effectively.
AB - Recently, gate-induced drain leakage (GIDL) has become a crucial factor of current characteristics as junction doping concentration becomes more abruptly graded owing to device scaling. It should be effectively suppressed for the low-standby-power operation of ultra small metal-oxide-semiconductor field effect transistor (MOSFET) devices. In this work, the appropriate underlap length range for the effective minimization of GIDL in 20-nm-level four-terminal (4-T) fin-shaped FET (FinFET) on silicon-on-insulator (SOI) is established. In order to identify the effect of underlap length on GIDL more precisely, the source and drain (S/D) junction doping profile and the majority/minority carrier lifetimes have been extracted by the measurement of a p-n junction test element group (TEG). The TEG was fabricated under the same process conditions that were used in forming the S/D junctions of 100-nm-level 4-T SOI FinFET in our previous research. The GIDL component in the off-state current is investigated with underlap length variation along with the inspection of basic current characteristics. For low-standby-power operation, an underlap junction is more desirable than an overlap junction, and the underlap length should be at least 10nm to suppress GIDL effectively.
UR - http://www.scopus.com/inward/record.url?scp=77950851208&partnerID=8YFLogxK
U2 - 10.1143/JJAP.49.024203
DO - 10.1143/JJAP.49.024203
M3 - Article
AN - SCOPUS:77950851208
SN - 0021-4922
VL - 49
JO - Japanese Journal of Applied Physics
JF - Japanese Journal of Applied Physics
IS - 2 Part 1
M1 - 024203
ER -