Abstract
To extend the lifetime of phase change RAM (PRAM) caches, we propose a hybrid cache architecture that integrates a relatively small capacity of spin transfer torque RAM (STT-RAM) write buffer with a PRAM cache. Our hybrid cache improves the endurance limitation of the PRAM cache by judiciously redirecting the write traffic from an upper memory layer to the STT-RAM write buffer. We have demonstrated through simulation that the proposed hybrid cache outperforms existing write-traffic reduction schemes with the same area overhead. Moreover, our approach is orthogonal to the existing schemes, providing an effective way of investing die area for cache lifetime extension by being used in combination with them.
Original language | English |
---|---|
Article number | 6287498 |
Pages (from-to) | 55-58 |
Number of pages | 4 |
Journal | IEEE Computer Architecture Letters |
Volume | 12 |
Issue number | 2 |
DOIs | |
State | Published - Jul 2013 |
Keywords
- Cache memories
- Design Styles
- Hardware
- Memory Structures
- Redundant design
- Reliability
- Testing and Fault-Tolerance